

# CFS1000

# Integrated MagnetoResistive Current Sensor

The CFS1000 current sensor is designed for highly dynamic electronic measurements of DC, AC, or pulsed currents with integrated galvanic isolation. This current sensor based on the Anisotropic MagnetoResistive (AMR) effect enables excellent dynamic response without the hysteresis present in designs using ironcores. The primary current measured needs to be fed below the sensor on PCB or current rail. Usually a U-shaped conductor is applied to define the magnetic field gradient needed to excite the sensor.

The sensor device includes a high-precision sensor signal conditioner IC providing internal feedback of a compensation current for optimum linearity. The IC output is an offset calibrated and pre-scaled current which is proportional to the primary current measured. This output is easily converted to a voltage with an external resistor at the post-processing device (usually ADC or amplifier). A precise on-chip voltage reference is generated. Alternatively, an external reference can be used. Total accuracy of a multi-sensor system is improved by sharing one voltage reference for all sensors. Additionally, a fast overcurrent alarm output allows immediate reaction to overload events independent of controller and software.

#### **Product Overview**

| Article Description | Package           | Delivery Type |  |
|---------------------|-------------------|---------------|--|
| CFS1000AAA-AE       | SOIC16w (300 mil) | Tape on reel  |  |

#### **Quick Reference Guide**

| Parameter            | Description                                                           | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------------------------------------------|------|------|------|------|
| V <sub>SUP</sub>     | Supply voltage                                                        | 4.75 | 5.0  | 5.25 | V    |
| I <sub>PN</sub>      | Primary nominal current (RMS) 1)                                      | 10   |      | 1000 | A    |
| l <sub>out</sub>     | Output current at I <sub>PN</sub>                                     |      | 2    |      | mA   |
| f <sub>co</sub>      | Upper cut-off frequency (-3 dB)                                       |      | 500  |      | kHz  |
| ε <sub>Σ</sub>       | Overall accuracy <sup>2)</sup><br>(T = 25 °C; calibrated)             |      |      | ±1.3 | %    |
| $T_{\epsilon\Sigma}$ | Overall accuracy <sup>2)</sup><br>(T = -40 °C to +125 °C; calibrated) |      |      | ±2   | %    |
| T <sub>amb</sub>     | Ambient temperature                                                   | -40  |      | +125 | °C   |

 Primary nominal current range is defined by the geometry of the external primary current bar. As measuring range threefold absolute nominal current is guaranteed, restricted to 50ms, duty cycle < 1:100.</li>

 $^{2)} \quad \text{Overall accuracy error includes offset, linarity and sensitivity error } (\epsilon_{_{\Sigma}} = \epsilon_{_{G}} + \epsilon_{_{\text{off}}} + \epsilon_{_{\text{lin}}}).$ 

### **Qualification Overview**

| Standard                | Name                                                                         | Status   |
|-------------------------|------------------------------------------------------------------------------|----------|
| AEC-Q100 Rev-H, Grade 1 | Failure mechanism based stress test<br>qualification for integrated circuits | Approved |
| 2011/65/EU              | RoHS-conformity                                                              | Approved |



#### **Features and Benefits**

- AEC-Q100 Rev-H, Grade 1 qualified
- Based on Anisotropic MagnetoResistive (AMR) effect
- Galvanic isolation: Contactless current sensing
- Differential field measurement: High immunity to magnetic stray fields
- High bandwidth current measurement: DC to 500 kHz
- Very fast response time: smaller 1 µs
- Coreless measurement: Negligible output hysteresis
- Excellent accuracy
- Factory programmed zero-offset temp-coefficient
- Internal precision reference or external reference input
- Fast overcurrent detection with tunable threshold

#### **Main Application Fields**

- Electrical motor controls, AC variable speed drives
- Power inverters
- Photovoltaics (micro-inverters)
- Switch mode power supplies (SMPS)
- Current measurement for safety switch control
- Battery management





## 1 Introduction

### 1.1 Block Diagram and typical operating circuit







# 1.2 Brief Functional Description

The CFS1000 represents a precision current sensing device for contactless measurement using a sensor element based on the Anisotropic MagnetoResistive (AMR) effect. The device comprises the AMR-sensor, a signal-conditioning IC and supplementary components for magnetic biasing of the sensor in an SO16w package. The primary current for measurement needs to be fed below the sensing element in a well defined geometrical current path. The magnetic field gradient (component in x-direction, see Figure 1-1) is the physical quantity which directly stimulates the AMR sensor. To enable an optimum design of the primary current path a detailed documentation and a design tool is available via Sensitec's internet page (www.sensitec.com).

By integration of the sensor electronics inside a molded plastic package a high isolation voltage (>1 kV) with respect to the primary current conductor is achieved, which will be further increased by the PCB between sensor package and primary conductor.

Due to the physical characteristics and the mechanical construction of the sensor, this integrated sensor boasts with negligible hysteresis and low variance of sensitivity to mechanical displacements without the need of magnetic field concentrators. For precise sensitivity calibration the device is prepared for final end-of-line gain trimming (sensor device mounted in a fixed position with respect to the primary conductor).

The signal conditioning ASIC (Figure 1-2) comprises an input amplifier, a differential compensation current driver, a current copy circuit generating the sensor output, trimming stages for offset, offset-TC (temperature coefficient) and gain (sensitivity), calibration interface and non-volatile memory (NVM) as well as supporting circuit modules. A low noise, low offset instrumentation amplifier with high bandwidth amplifies the differential input from the AMR-bridge. Measurement of the on-chip temperature is used as an input of the compensation circuit to suppress the thermal offset drift of the AMR-bridge. This offset drift is already calibrated during factory programming of each device in multiple temperature test steps. Additionally, absolute offset errors (from sensor and amplifier) are compensated by appropriate trimming structures in this amplifier stage. Trimming can be performed either during IC factory test or in the final application. The instrumentation amplifier output is passed to a differential current output driver generating the compensation current to the sensor. This compensation current (at pins IC1, IC2) is fed back to the secondary current input of the AMR-sensor bridge. As a consequence of the feedback principle with high loop-gain an excellent linearity of the sensor is achieved because the resistive bridge always operates close to 0 mV.

The sensor output is a precise copy of the compensation current. Proper trimming of the measurement sensitivity is achieved by calibration of the current gain of this current-copy output stage. Usually, this final calibration step is performed in the application after assembling the sensor device CFS1000 with the primary current conductor. For permanent storage of the digital calibration data an E<sup>2</sup>PROM as a non-volatile memory is included in the sensor IC. For transfer of calibration data between IC and the external calibration hardware an asynchronous programming interface via pin FB is integrated, which can be accessed in a defined time window after power-on of the device.

As a fast overcurrent monitor a comparator supervises the sensor output and signals the status at pin N\_OVC. This output is pulled to digital low level whenever the measured current (corresponding to the absolute value at IOUT) exceeds a fraction of the full-scale range defined by the voltage level at SETTH.

Further blocks of the ASIC are reference voltage and reference current generators, the stabilized supply to the sensor bridge and a stabilized supply voltage to the internal blocks. A buffered voltage reference output is provided at pin REFO which is connected either to the precise internal voltage reference (2.5 V) or an external reference input REFI. With pin REFI at low level (connected to ground) the internal reference is available at pin REFO and with REFI above a decision threshold, this input voltage is copied to output pin REFO. Also a power-on reset circuit is integrated to suppress any invalid or disturbed sensor output in case of supply voltage V<sub>SUP</sub> out of its specified range.



# 2 Package Information

## 2.1 Plastic Package

The product is available in a Pb free, RoHS compliant, 16 lead Small Outline Wide plastic package (SO16w, 300 mil) with about 106 mm<sup>2</sup> (0.165 square inch) footprint area. For dimension details refer to JEDEC standard MS-013-F, version AA.

The device has been classified for MSL 3 according to JEDEC J-STD-020 for the following soldering profile:

- (260±5) °C, dwell time <10 s

## 2.2 Pin Configuration



#### 2.3 Pin Description

| Pin No. | Pin Name | Type <sup>1)</sup> | Description                                                                        | Remark                                         |
|---------|----------|--------------------|------------------------------------------------------------------------------------|------------------------------------------------|
| 1       | CDEL     | AIO                | Delay setting capacitor for overcurrent detection                                  |                                                |
| 2       | SETTH    | AI                 | Threshold setting input for overcurrent detection                                  |                                                |
| 3       | IOUT     | AO                 | Current output signal                                                              |                                                |
| 4       | FB       | AI                 | Feedback pin for current output IOUT;<br>in programming mode IC digital IO of ASIF | Connect shunt resistor to IOUT                 |
| 5       | REFO     | AO                 | Reference voltage output                                                           |                                                |
| 6       | SUP      | S                  | Supply (5 V)                                                                       |                                                |
| 7       | GND      | S                  | Ground connection                                                                  | Multiple ground pins (7 - 10)                  |
| 8       | GND      | S                  | Ground connection                                                                  |                                                |
| 9       | GND      | S                  | Ground connection                                                                  |                                                |
| 10      | GND      | S                  | Ground connection                                                                  |                                                |
| 11      | REFI     | AI                 | Reference select / reference voltage input                                         | Connect to GND for internal reference          |
| 12      | rsv1     | DI                 | Internally connected. Reserved for factory use                                     | 2) 3)                                          |
| 13      | rsv2     | -                  | Internally connected. Reserved for factory use                                     | Leave open!                                    |
| 14      | rsv3     | DI                 | Internally connected. Reserved for factory use                                     | 2) 3)                                          |
| 15      | rsv4     | -                  | Internally connected. Reserved for factory use                                     | 2)                                             |
| 16      | N_OVC    | DO                 | Overcurrent alarm output; open drain driver                                        | Low active (high-resistive pull-up integrated) |

 $^{1)} \quad D=digital,\,A=analog,\,S=Supply,\,I=Input,\,O=Output.$ 

<sup>2)</sup> Recommend to be connected to GND in the application, may be left open.

<sup>3)</sup> Optionally used in application programming, see section 6.6.2.



# 3 Absolute Minimum/Maximum Ratings

Stresses beyond these absolute maximum ratings listed below may cause permanent damage to the device. These are stress ratings only; operation of the device at these or any other conditions beyond those listed in the operational sections of this document is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

All voltages referred to V(GND). Currents flowing into terminals are positive, those drawn out of a terminal are negative.

| No. | Parameter          | Description                                                 | Min. | Max.                   | Unit | Condition         |
|-----|--------------------|-------------------------------------------------------------|------|------------------------|------|-------------------|
| 1   | V <sub>SUP</sub>   | Supply voltage                                              | -0.3 | +6.5                   | V    |                   |
| 2   | V                  | Voltage at digital I/O pins rsv1, rsv3                      | -0.3 | $V_{SUP} + 0.3$        | V    |                   |
| 3   |                    | Input current at digital pins rsv1, rsv3                    | -20  | +20                    | mA   |                   |
| 4   | V <sub>N_OVC</sub> | Voltage at digital open drain output N_OVC                  | -0.3 | V <sub>SUP</sub> + 0.3 | V    |                   |
| 5   | I <sub>N_OVC</sub> | Current at open drain output OVC                            | -20  | +20                    | mA   | Output driver off |
| 6   | V <sub>APIN</sub>  | Voltage at analog pins<br>IOUT, FB, REFO, SETTH, CDEL       | -0.3 | V <sub>SUP</sub> + 0.3 | V    |                   |
| 7   | I <sub>APIN</sub>  | Input current at analog pins<br>IOUT, FB, REFO, SETTH, CDEL | -20  | +20                    | mA   |                   |
| 8   | V <sub>REFI</sub>  | Voltage at pin REFI                                         | -0.3 | 8.0                    | V    |                   |
| 9   | I <sub>REFI</sub>  | Input current at pin REFI                                   | -20  | +2                     | mA   |                   |
| 10  | Tj                 | Junction temperature                                        | -40  | +150                   | °C   |                   |
| 11  | Т <sub>АМВ</sub>   | Ambient temperature                                         | -40  | +125                   | °C   | Packaged in SO16w |
| 12  | T <sub>stg</sub>   | Storage temperature <sup>1)</sup>                           | -40  | +125                   | °C   | Not supplied      |
| 13  | P <sub>TOT</sub>   | Power dissipation                                           |      | 300                    | mW   |                   |
| 14  | H <sub>max</sub>   | Maximum allowed applied magnetic field                      |      | 10                     | kA/m |                   |

Packing materials such as tapes, reels, dry packs, foils, etc. are not considered. Please contact Sensitec GmbH for packing material specifications. Packaged devices before soldering: For moisture sensitive devices refer to JEDEC standard J-STD-033 for handling and using details. Storage temperatures > 90 °C for more than 96 h may affect the solder ability of the device.

# 4 ESD Protection

| No. | Parameter               | Description                          | Min. | Max. | Unit | Condition     |
|-----|-------------------------|--------------------------------------|------|------|------|---------------|
| 1   | V <sub>PIN,ESDHBM</sub> | ESD HBM protection at all pins       | 2    |      | kV   | AEC-Q 100-002 |
| 2   | V <sub>PIN,ESDCDM</sub> | ESD CDM protection at corner pins    | 750  |      | V    | AEC-Q 100-011 |
| 3   | V <sub>PIN,ESDCDM</sub> | ESD CDM protection at all other pins | 500  |      | V    | AEC-Q 100-011 |



# 5 Recommended Operating Conditions

The recommended operating conditions must not be exceeded in order to ensure proper functionality of the device. All parameters specified in the following sections refer to these recommended operating conditions if not otherwise stated.

All voltages referred to V(GND). Currents flowing into terminals are positive, those drawn out of a terminal are negative.

| No. | Parameter                                              | Description                                                                                  | Min. | Тур. | Max. | Unit  | Condition                                               |
|-----|--------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------|
| 1   | V <sub>SUP</sub>                                       | Supply voltage                                                                               | 4.75 | 5.0  | 5.25 | V     |                                                         |
|     | (ΔΒ/Δx) <sub>FS</sub>                                  | Nominal range of magnetic<br>flux gradient<br>(for nominal output current I <sub>out</sub> ) | -2.2 |      | 2.2  | mT/mm | Permanent (DC) 1) 2)                                    |
| 2   | $(\Delta B/\Delta x)_{\rm 2FS}$                        | Double flux gradient                                                                         | -4.4 |      | 4.4  | mT/mm | For maximum 3 s, and duty cycle $< 1:10^{1}$            |
|     | (ΔΒ/Δx) <sub>3FS</sub>                                 | Triple flux gradient                                                                         | -6.6 |      | 6.6  | mT/mm | For maximum 50 ms,<br>duty cycle < 1:100 <sup>1)</sup>  |
|     | T <sub>STG</sub> Storage temperature<br>(not supplied) | Storage temperature                                                                          | -40  |      | +85  | °C    | For less than 10 years                                  |
| 3   |                                                        | (not supplied)                                                                               | +85  |      | +125 | °C    | For maximum 5000 h<br>during lifetime                   |
|     | -                                                      |                                                                                              | -40  |      | +125 | °C    | Normal operation                                        |
| 4   | IJ                                                     | Junction Temperature                                                                         | +125 |      | +150 | °C    | For max. 500 h<br>over life time                        |
|     | R <sub>M_triple</sub>                                  | Load resistor between pins                                                                   | 100  | 270  | 300  | Ω     | For triple output current range (I <sub>out</sub> )     |
| 5   | R <sub>M_nom</sub>                                     | IOUT and FB                                                                                  | 300  |      | 900  | Ω     | For nominal output<br>current range (I <sub>out</sub> ) |

1) Limitations to exposure times to magnetic field input (and resulting output) are due to the resulting power dissipation generated mainly by the sensor compensation current (see ch. 6.2.2) producing thermal heat inside the SO16w-package. Sensor calibrated in sensitivity.

2) Note: An excess homogeneous in-plane magnetic field in x- and y-direction (see fig, 1-1) superimposing the effective flux gradient should be kept below Bx,y < 0.6 mT by design of the application.</p>



# 6 Functional Description and Electrical Parameters

## 6.1 Supply and References

## 6.1.1 Electrical Parameters

 $V_{_{SUP}} = 4.75 \text{ V} \dots 5.25 \text{ V}, T_{_{AMB}} = -40 \text{ °C} \dots +125 \text{ °C}, unless otherwise noted.}$ Typical values are at  $V_{_{SUP}} = 5.0 \text{ V}$  and  $T_{_{AMB}} = 25 \text{ °C}$ . Positive currents are flowing into the device pins.

Table 1: Supply and references block electrical parameters.

| No. | Parameter                 | Description                                                                                | Min.  | Тур. | Max.  | Unit | Condition                                                                                                                                                           |
|-----|---------------------------|--------------------------------------------------------------------------------------------|-------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | I <sub>SUP(Q)</sub>       | Quiescent supply current                                                                   |       | 23   | 28    | mA   | Zero field $(\partial B_x / \partial x = 0)^{2}$                                                                                                                    |
| 2   | V <sub>SUP(POR)</sub>     | Power-on reset threshold                                                                   | 3.7   |      | 4.4   | V    | Falling supply                                                                                                                                                      |
| 3   | V <sub>SUP(POR,HYS)</sub> | Power-on reset hysteresis                                                                  | 0.2   |      | 0.4   | V    | (Rising – falling) supply 1)                                                                                                                                        |
| 4   | V <sub>REFO,25</sub>      | Internal reference output voltage @ room temperature                                       | 2.485 | 2.5  | 2.515 | V    | $\begin{split} I_{\text{REF}} &= \pm \ 1.5 \ \text{mA} \\ V_{\text{REFI}} &< 0.3 \ \text{V} \\ T_{\text{AMB}} &= 25 \ ^{\circ}\text{C} \end{split}$                 |
| 5   | V <sub>REFO</sub>         | Internal reference output voltage                                                          | 2.465 |      | 2.535 | V    | $\begin{array}{l} {\rm I}_{_{\rm REF}} = \pm \ 1.5 \ \text{mA} \\ {\rm V}_{_{\rm REFI}} < 0.3 \ \text{V} \end{array}$                                               |
| 6   | dV <sub>REFO</sub>        | Load regulation internal reference                                                         | -3    |      | +3    | mV   | $ \begin{array}{l} V_{_{REFO}} \left( I_{_{REFO}} \right) - V_{_{REFO}} (0) \\ I_{_{REFO}} = -1.5 \ \ +1.5 \ mA \\ V_{_{REFI}} < 0.3 \ V^{_{1)} \ 3)} \end{array} $ |
| 7   | V <sub>REFI(TH)</sub>     | Decision threshold for swit-<br>ching from internal to external<br>reference at input REFI | 0.5   |      | 1.0   | V    | Decreasing $V_{\text{REFI}}$ until $V_{\text{REFO}}$ increases from $V_{\text{REFI}}$ to 2.5 V                                                                      |
| 8   | V <sub>REFI(RANGE)</sub>  | Range of external reference                                                                | 1.2   | 2.5  | 2.6   | V    | 1) 4)                                                                                                                                                               |
| 9   | V <sub>REFO(OS),25</sub>  | Offset voltage (REFO - REFI)<br>@ room temperature                                         | -5    |      | +5    | mV   | $V_{REFI} = 2.5 V$<br>$I_{REFO} = 0 mA$<br>$T_{AMB} = 25 °C$                                                                                                        |
| 10  | V <sub>REFO(OS)</sub>     | Offset voltage (REFO - REFI)                                                               | -5    |      | +5    | mV   | $\begin{array}{l} V_{\text{REFI}} = V_{\text{REFI}(\text{RANGE})} \\ I_{\text{REFO}} = 0 \ mA \end{array}$                                                          |
| 11  | I <sub>REFI(LK)</sub>     | REFI input leakage current                                                                 | -1    |      | 1     | μΑ   | $V_{\text{REFI}} = 2.5 \text{ V}$                                                                                                                                   |
| 12  | t <sub>PON</sub>          | Power-on delay until output settled                                                        |       |      | 4.0   | ms   | $V_{_{SUP}}$ surpasses 4.75 V $I_{_{IOUT}}$ settles to error band < 2% $^{1)}$                                                                                      |
| 13  | t <sub>INIT</sub>         | Initialization time from<br>poweron to ASIFEN = 1                                          | 0.40  | 0.51 | 0.62  | ms   | See Figure 6-2                                                                                                                                                      |
| 14  | t <sub>ASIFEN</sub>       | ASIF activation time during start-up sequence                                              | 2.2   | 2.5  | 2.8   | ms   | See Figure 6-2                                                                                                                                                      |
| 15  | T <sub>OFF</sub>          | Over-temperature shut-down threshold                                                       | 155   |      | 180   | °C   | Increasing T until OVC falls to 0 5)                                                                                                                                |
| 16  | T <sub>HYS</sub>          | Over-temperature threshold hysteresis                                                      | 10    |      | 30    | °C   | Decreasing temperature <sup>5)</sup>                                                                                                                                |

<sup>1)</sup> Defined by design. Not subject to production test.

2) Measurement condition: SETTH = REFI = 0 V; N\_OVC = CDEL = REFO = open (hi-Z)

Note: The current consumption depends on sensor input (B-field). Typically, I<sub>sup</sub> increases by approximately 13 · | IOUT |

 $^{3)}$   $\,$  Load capacitance  $C_{_{REFO}} \leq$  1.5 nF

4) It has to be avoided by external circuitry when using an external reference, the voltage  $V_{_{REFI}}$  could rise above the supply  $V_{_{SUP'}}$ 

 $^{5)}$  ~ T\_{\_{AMB}} = T\_{\_{J}} = +125°C, temperature thresholds calculated from voltage drop of diode circuit.





This block includes voltage regulators for the excitation of the AMR-sensor bridge and to supply the internal digital and analog blocks of the signal conditioning IC. Both are generated from a precision bandgap voltage reference circuit. Also a buffer amplifier for the reference voltage output REFO which is selected from the internal voltage reference (bandgap) or an external reference input, a power-on reset monitor and an over-temperature monitor are part of this block.

## 6.1.2.1 Reference Voltage Generation

SENSITEC

OBBER SOLUTION

The IC includes an internal bandgap based reference voltage of 2.5 V (V2V5). An additional reference buffer feeds the reference to the output REFO in two different operation modes (see Figure 6-1):

- If  $V_{REFI} < V_{REFI(TH)}$ : buffering internal V2V5 to the output at pin REFO, or
- If  $V_{\text{REFI}} \ge V_{\text{REFITH}}$ : buffering an external reference voltage applied at REFI to output pin REFO



This means, the input REFI is used simultaneously as a reference voltage input and for the level based decision which reference to be fed to the output.

At least two application cases for external reference voltage can be considered:

- Use a reference lower than the internal 2.5 V to define an asymmetric output signal (kind of "unipolar mode")
- Use the same reference for several sensors to suppress the influence of mismatches of different references from different devices. E.g. in a 3-phase current measurement system the reference output REFO of one sensor can be used as input of the two other sensors or one very precise external reference would be used as input to all three sensor channels.



# 6.1.2.2 Reset Block

The IC contains an internal reset comparator, which observes the internal supply voltage. Due to the voltage drop at the regulator, the reset threshold  $V_{PON} = V_{SUP(POR)} + V_{SUP(POR,HYS)}$  for rising supply voltage  $V_{SUP}$  shows a slightly wider spread than the threshold spread directly at the regulated voltage, but power up within the specified supply range is ensured. The reset comparator has a hysteresis  $V_{SUP(POR,HYS)}$ .

The general behavior of the reset block is depicted in Figure 6-2. With rising supply after  $V_{SUP}$  surpasses the power-on threshold, the IC copies the adjustment data from E<sup>2</sup>PROM to the corresponding data registers. This process is completed after  $t_{INIT}$ . Subsequently, for a duration  $t_{ASIFEN}$  the pins FB and IOUT are held in tri-state to allow for a log-in to the asynchronous programming interface (ASIF) via the pin FB, which is operated as a digital interface-I/O in this mode. This interface is described in more detail in another section below.



During normal operation within the application the asynchronous interface (ASIF) will not be used and the IC enables pin FB for normal analog operation (after the  $t_{ASIFEN}$  is passed). If no log-in to the ASIF was executed, the IC-output IOUT settles to its final value with a certain precision within a power-on time  $t_{PON}$ , which is measured from the instant the supply  $V_{SUP}$  surpasses 4.75 V until the output has settled to a defined error band.

# 6.1.2.3 Over-temperature Monitor

To protect the IC from excessive heating by internal power sources a temperature sensor is integrated. If the junction temperature exceeds the temperature threshold  $T_{OFF}$  the following actions are initiated:

- Compensation coil driver at pins IC1 and IC2 are switched off, and
- Due to the switch off of the compensation current also the output current I<sub>OUT</sub> will be zero:  $V_{IOUT} \approx V_{FB} \approx V_{REFO}$  (only differing by offset voltages in between), and
- Pin N\_OVC output is pulled to Low

The over-temperature monitor has built in a hysteresis  $T_{HYS}$ , which ensures the IC can return to normal operation only, when the junction temperature has cooled down below  $T_{OFF}$  -  $T_{HYS}$ .



## 6.2 General Sensor Performance

## 6.2.1 Electrical Parameters

 $V_{_{SUP}} = 4.75 \text{ V} \dots 5.25 \text{ V}, \text{ } \text{T}_{_{AMB}} = -40 \text{ }^{\circ}\text{C} \dots +125 \text{ }^{\circ}\text{C}, \text{ unless otherwise noted}.$ Typical values are at  $V_{_{SUP}} = 5.0 \text{ V}$  and  $\text{T}_{_{AMB}} = 25 \text{ }^{\circ}\text{C}.$  Positive currents are flowing into the device pins.

Table 2: Sensor operating characteristics.

| No. | Parameter                               | Description                                                      | Min.                         | Тур.                       | Max.                       | Unit                          | Condition                                                                                                                                                              |
|-----|-----------------------------------------|------------------------------------------------------------------|------------------------------|----------------------------|----------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Output charact                          | eristics                                                         |                              |                            |                            |                               |                                                                                                                                                                        |
| 1   | I <sub>IOUT(L)</sub>                    | Output low current drive capability                              | 6                            | 7                          |                            | mA                            | $V_{IOUT} = 0.5 V$<br>$V_{FB} = V_{REFO} + 100 \text{ mV}^{-2) 14}$                                                                                                    |
| 2   | -I <sub>IOUT(H)</sub>                   | Output high current drive capability                             | 6                            | 7                          |                            | mA                            | $ \begin{array}{l} V_{_{IOUT}} = V_{_{SUP}} - 0.5 \ V \\ V_{_{FB}} = V_{_{REFO}} - 100 \ mV ^{-2) \ 14) \end{array} $                                                  |
| 3   | V <sub>out</sub>                        | Maximum output voltage range                                     | 0.5                          |                            | 4.5                        | V                             | $V_{SUP} = 5$ V, $T_{amb} = 25$ °C $^{2)}$                                                                                                                             |
| 4   | BW                                      | Signal bandwidth (-3 dB)                                         | 400                          | 500                        |                            | kHz                           | $\begin{array}{l} R_{_{M}}=330~\Omega \\ T_{_{AMB}}=25~^{\circ}C^{-1)}{}^{2)} \end{array}$                                                                             |
| 5   | t <sub>resp</sub>                       | Response time                                                    |                              | 0.88                       | 0.92                       | μs                            | 90 % $\rm I_{PN}$ to 90 % $\rm I_{OUT(FS)}$ $^{2)}$ $^{15)}$                                                                                                           |
| 6   | t <sub>reac</sub>                       | Reaction time                                                    |                              | 0.18                       | 0.19                       | μs                            | 10 % I <sub>PN</sub> to 10 % I <sub>OUT(FS)</sub> <sup>2) 15)</sup>                                                                                                    |
| 7   | t <sub>rise</sub>                       | Rise time                                                        |                              | 0.75                       | 0.79                       | μs                            | 10 % $I_{_{OUT(FS)}}$ to 90 % $I_{_{OUT(FS)}}{}^{_{2)}}{}^{_{15)}}$                                                                                                    |
| 8   | V <sub>FB(OS)</sub>                     | Offset FB to REFO<br>(closed-loop operation)                     | -5                           |                            | 5                          | mV                            | $\begin{split} I_{IOUT} &= 0 \ mA \\ R_{_M} &= 330 \ \Omega^{_{2)}} \end{split}$                                                                                       |
| 9   | PSRIDUT                                 | Power supply rejection PSR= $\Delta V_{SUP}$ / $\Delta V_{IOUT}$ | 50                           |                            |                            | dB                            |                                                                                                                                                                        |
| 10  | R <sub>IOUT(PD)</sub>                   | Output load resistance                                           | 4.7                          |                            |                            | kΩ                            | IOUT to GND <sup>2)</sup>                                                                                                                                              |
| 11  | R <sub>IOUT(PU)</sub>                   | Output load resistance                                           | 4.7                          |                            |                            | kΩ                            | IOUT to SUP <sup>2)</sup>                                                                                                                                              |
|     | Pre-programm                            | ing target ( $R_{M} = 330 \Omega$ ) <sup>1)</sup>                |                              |                            |                            |                               |                                                                                                                                                                        |
|     |                                         |                                                                  | -15<br>(-0.75%)              |                            | +15<br>(0.75%)             | μΑ<br>(Ι <sub>ουτ(FS)</sub> ) | $\begin{array}{l} (\Delta B/\Delta x)=0 \text{ mT/mm} \\ V_{_{\text{REFO}}}=2.5 \text{ V} \ ^{_{4)}, \ ^{_{12)}}} \\ T_{_{\text{AMB}}}=25^{\circ}\text{C} \end{array}$ |
| 12  | I <sub>IOUT(OS)PRE</sub>                | Pre-programmed                                                   | -25<br>(-1.2%)               |                            | +25<br>(1.2%)              | μΑ<br>(I <sub>OUT(FS)</sub> ) | T <sub>AMB</sub> = 85 °C105 °C <sup>2)</sup>                                                                                                                           |
|     |                                         |                                                                  | -20<br>(-1.0%)               |                            | +20<br>(1.0%)              | μΑ<br>(I <sub>OUT(FS)</sub> ) | T <sub>AMB</sub> = 125 °C                                                                                                                                              |
|     |                                         |                                                                  | -35<br>(-1.7%)               |                            | +35<br>(1.7%)              | μΑ<br>(I <sub>OUT(FS)</sub> ) | T <sub>AMB</sub> = -40 °C                                                                                                                                              |
| 13  | S <sub>X,PRE</sub>                      | Pre-programmed sensitivity                                       |                              | 1.0                        |                            | mA /<br>(mT/mm)               | $T_{AMB} = 25 \ ^{\circ}C \ ^{3) \ 4)}$                                                                                                                                |
|     | Offset current                          | output calibration ( $R_{M} = 330 \Omega$ ) <sup>1)</sup>        |                              |                            |                            |                               |                                                                                                                                                                        |
| 14  | N <sub>OS,DAC</sub>                     | Offset current output<br>calibration bits                        |                              | 8                          |                            |                               | 2)                                                                                                                                                                     |
| 15  | LSB <sub>os</sub>                       | Average current output step<br>size (offset LSB value)           |                              | 3.5                        | 5.6                        | μA                            | Sensitivity = $S_{x,PRE}$<br>T <sub>AMB</sub> = 25 °C <sup>5)</sup>                                                                                                    |
| 16  | ERR <sub>OUT(OS)</sub>                  | Offset current output calibration resolution                     | -0.85<br>(-4.8 μA)           |                            | +0.85<br>(4.8 μA)          | LSB <sub>os</sub>             | T <sub>AMB</sub> = 25 °C <sup>6)</sup>                                                                                                                                 |
|     | Sensitivity calil                       | bration, Lateral field gradient in x-c                           | lirection B <sub>x</sub> = 2 | .0 mT/mm (R <sub>м</sub> = | = 330 Ω) <sup>1), 4)</sup> |                               |                                                                                                                                                                        |
| 17  | N <sub>gain,dac</sub>                   | Sensitivity calibration bits                                     |                              | 8                          |                            |                               | 2)                                                                                                                                                                     |
| 18  | LSB <sub>sx</sub>                       | Step size of sensitivity calibration                             |                              | 0.3                        | 0.5                        | % I <sub>out</sub>            | $I_{out} \approx 2 \text{ mA}$<br>$T_{AMB} = 25 \text{ °C}$                                                                                                            |
| 19  | S <sub>X,MAX</sub> / S <sub>X,MIN</sub> | Gain calibration range                                           | 1.67                         |                            | 2.0                        |                               | $T_{AMB} = 25 \ ^{\circ}C^{-7}$                                                                                                                                        |
| 20  | S <sub>x</sub>                          | Range of sensitivity trimming ensured by gain calibration        | 0.88                         | 1.0                        | 1.12                       | mA /<br>(mT/mm)               | $T_{AMB} = 25 \ ^{\circ}C^{-4)}$                                                                                                                                       |



| No. | Parameter                  | Description                                                                                                | Min.            | Тур. | Max.                    | Unit                          | Condition                                                                                                                                                                          |
|-----|----------------------------|------------------------------------------------------------------------------------------------------------|-----------------|------|-------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Output ranges              | and error components                                                                                       |                 | ·    | <u></u>                 |                               |                                                                                                                                                                                    |
| 21  | I <sub>OUT(FS)</sub>       | Nominal output range<br>(after calibration)                                                                |                 | ±2.0 |                         | mA                            | $(\Delta B/\Delta x) = 2 \text{ mT/mm}$                                                                                                                                            |
| 22  | I <sub>OUT(PEAK)</sub>     | Peak output range<br>(after calibration)                                                                   |                 | ±6.0 |                         | mA                            | $(\Delta B/\Delta x) = 6 \text{ mT/mm}$                                                                                                                                            |
| 23  | TC <sub>sx</sub>           | Thermal drift of sensitivity                                                                               | -80             |      | 80                      | ppm/°C                        | $T_{AMB} = -40 \text{ °C} \dots +125 \text{ °C} ^{2), 8)}$                                                                                                                         |
| 24  | $\Delta I_{OUT(OS, REFI)}$ | Offset shift due to variation of V <sub>REFI</sub><br>(external reference, until offset<br>re-calibration) | -15<br>(-0.75%) |      | +15<br>(0.75%)          | μΑ<br>(Ι <sub>ουτ(FS)</sub> ) | $\begin{array}{l} (\Delta B / \Delta x) = 0 \text{ mT/mm}, \\ I_{_{OUT}}(1.2 \text{ V}) - I_{_{OUT}}(2.5 \text{ V}), \\ T_{_{AMB}} = 25 \ ^{\circ}\text{C}^{-4), 13)} \end{array}$ |
| 25  | LIN <sub>ERR(NOM)</sub>    | Linearity sensitivity error (nominal)                                                                      | -6              |      | 6                       | μA                            | Nominal range: <sup>2), 9)</sup><br>$I_{OUT} = I_{OUT(FS)}$                                                                                                                        |
| 26  | LIN <sub>ERR(PEAK)</sub>   | Linearity sensitivity error (peak)                                                                         | -30             |      | +30                     | μA                            | Peak output range: <sup>9)</sup><br>$I_{OUT} = 3 \cdot I_{OUT(FS)}$                                                                                                                |
|     |                            |                                                                                                            |                 | 2.5  |                         | μΑ <sub>RMS</sub>             | BW = 1 Hz - 500 kHz <sup>2)</sup>                                                                                                                                                  |
| 27  | I <sub>OUT(NOISE)</sub>    | Output noise                                                                                               |                 | 2.0  |                         | μΑ <sub>RMS</sub>             | BW = 1 Hz - 20 kHz <sup>2)</sup>                                                                                                                                                   |
|     |                            |                                                                                                            |                 | 0.5  |                         | μΑ <sub>RMS</sub>             | BW = 1 Hz - 1 kHz <sup>2)</sup>                                                                                                                                                    |
|     | Overcurrent de             | tection                                                                                                    |                 |      |                         |                               |                                                                                                                                                                                    |
| 28  | V <sub>SETTH</sub>         | Overcurrent detection threshold                                                                            | 0.5             |      | V <sub>REFO</sub> - 0.2 | V                             | 2)                                                                                                                                                                                 |
| 29  | R <sub>setth(PU)</sub>     | Pull-up resistor to supply                                                                                 | 400             | 600  | 1000                    | kΩ                            |                                                                                                                                                                                    |
| 30  | V <sub>OVC(HYS)</sub>      | Overcurrent detection voltage hysteresis                                                                   | 20              |      | 100                     | mV                            | Rising edge N_OVC <sup>2)</sup><br>(back to passive)                                                                                                                               |
| 31  | $\Delta V_{IOUT(OVC)}$     | Accuracy of overcurrent detection (voltage level)                                                          | -30             |      | 30                      | mV                            | $V_{REFO} = 2.5 V^{-10)}$                                                                                                                                                          |
| 32  | V <sub>OVC(L)</sub>        | OVC output low level                                                                                       |                 |      | 0.5                     | V                             | OVC detection active $I_{ovc} = 5 \text{ mA}$                                                                                                                                      |
| 33  | R <sub>ovc(PU)</sub>       | Pull-up resistor to supply                                                                                 | 75              | 125  | 200                     | kΩ                            |                                                                                                                                                                                    |
| 34  | t <sub>ovc(D,0)</sub>      | OVC propagation delay,<br>intrinsic delay                                                                  |                 |      | 500                     | ns                            | Falling edge $^{2), 11)}$ $C_{\text{DEL}} = 0 \text{ pF, } V_{\text{SETTH}} = 1.0 \text{ V}$                                                                                       |
| 35  | $\Delta t_{OVC(D)}$        | Additional OVC delay by use<br>of CDEL capacitor                                                           | 15              | 20   | 25                      | ns/pF                         | $V_{SETTH} = 1.0 V^{11}$                                                                                                                                                           |
| 36  | t <sub>ovc(D,F)</sub>      | Maximum delay (time-out) at<br>OVC when CDEL at GND                                                        | 10              | 15   | 20                      | μs                            | $V_{CDEL} = 0 V$                                                                                                                                                                   |

1) Output feedback IOUT to FB established with resistor R<sub>M</sub>. It is recommended to use a low TC-type resistor R<sub>M</sub>.

2) Defined by design. Not subject to production test.

<sup>3)</sup> Raw device characteristics before calibration.

4) Gradient of the magnetic field applied lateral in the sensor plane (x-direction, see Fig. 1-1) generated by the primary current.

5) Average current step size defined as { I<sub>IOUT</sub>(D\_OS = 0x7F) - I<sub>IOUT</sub>(D\_OS = 0x80) } / 254. (The spread of the average LSB results from sensitivity spread of the internal sensor).

6) Due to the differential non-linearity (DNL) of the offset-DAC (e.g. at MSB change) the residual error after offset calibration can be larger than the ideal 0.5 · LSB.

7) The ensured gain trimming range is tested between S<sub>x.MAX</sub> (D\_GAIN = 0x70) and S<sub>x.MN</sub> (D\_GAIN = 0x80). The mid setting of gain is taken for D\_GAIN = 0x00. Range extention to D\_GAIN = 0x7F provides typically a 4.5% higher gain than D\_GAIN = 0x70.

8) Temperature coefficient of sensitivity: 
$$TC_{Sx} = \frac{S_x(T_2) - S_x(T_1)}{S_x(25^\circ C) \cdot (T_2 - T_1)}$$
 with  $T_1 = -40^\circ C, T_2 = +125^\circ C$ 

9) BFSL method ("best fit straight line").

10) Overcurrent detection voltage level:  $V_{IOUT(OVC)} = |V_{IOUT} - V_{FB}| - |V_{REFO} - V_{SETTH}|$ 

<sup>11)</sup> Delay time from passing the (absolute) threshold level defined by V<sub>SETTH</sub> at IOUT and output falling below 1.0 V. Total delay is given by the sum of intrinsic delay and additional delay defined by capacitor at CDEL: t<sub>OVCID,0</sub> + CDEL · Δt<sub>OVCID</sub>.

<sup>12)</sup>  $I_{OUT}$  can drift as much as ±20 µA (equivalent ±1% of nominal output  $I_{OUT(FS)} = 2$  mA) over the lifetime of this product.

<sup>13)</sup> When operated at reference levels different from the (internal) default of 2.5 V, an additional offset shift can occur due to the limited common rejection (CMR) of the amplifier. This offset shift can be canceled by re-calibration of the offset at V<sub>RER</sub>.

<sup>14)</sup> Indirect checked by output linearity check for range ±6 mA.

15) At nominal magnetic field gradient, di/dt = 380 A / μs, R<sub>M</sub> = 330 Ω, T<sub>amb</sub> = 25 °C; test setup with magnetic flux gradient of 2mT/mm and current increase to 20 A.



# 6.2.2 Description

By construction this AMR sensor is sensitive to magnetic field gradients in x-direction (parallel to the transversal axis of the IC). Therefore, current measurement in one conductor line requires the primary conductor to be fed forward and back below the sensor to create the differential field in the sensor plane ("U-shape"). The measurement based on evaluation of the magnetic field gradient (i.e. difference) makes the sensor insensitive to homogeneous magnetic stray fields superimposed. But, to ensure very good sensor performance magnetic field components in x- and y-direction in the sensor plane should be smaller than 0.6 mT. The base width of the magnetic sensor, i.e. the distance between the two legs of the magneto-resistive bridge, is 1.24 mm. The magnetic sensitivity orthogonal to the chip plane (z-direction) is negligible (see Figure 1-1 for a definition of the Cartesian coordinate system relative to the device in SO16w-package).

The principle of operation of the magneto-electrical loop as depicted in Figure 6-3 can be described as follows:

- The field (difference)  $H_{PRIM}$  generates a bridge output  $V_{IN}$  across the IC input pins INP and INM.
- This IC-input voltage  $V_{IN}$  is amplified ( $G_1 \cdot G_2$ ) and corrected with adjustment inputs for offset and (linear) temperature coefficient of offset (TCO).
- This offset corrected output is amplified further amplified by ( $G_3$ ) and V-I-converted by a transmission factor  $1/R_{SENSE}$  into an output current  $I_{COMP}$ , which is then driven to the compensation wire of the sensor (resistance  $R_{COMP}$ ).
- At the AMR sensor this compensation current  $I_{COMP}$  generates a differential magnetic field  $H_{COMP}$  with opposite polarity as the primary input field  $H_{PRIM}$  and thereby closes the (negative) feedback loop.
- Due to a high loop gain  $A_{LOOP}$  the primary input  $H_{PRIM}$  is perfectly compensated ( $H_{COMP} = -H_{PRIM}$ ) and  $I_{COMP}$  is a highly linear representation of the primary input current  $I_{PRIM}$ .
- Finally, the output signal  $I_{out}$  is generated as a linear copy of the compensation current  $I_{comp}$ . The reciprocal of this gain  $I_{out}/I_{comp}$  in the following is denoted as "current copy ratio" FCC.



The following equations are used to describe the sensor transfer characteristic:

$$I_{OUT} = \frac{F_{PRIM}}{F_{COMP}} \cdot \frac{1}{F_{CC}} \cdot I_{PRIM} \quad \text{with} \quad A_{LOOP} >> 1$$

Where  $F_{PRIM}$  describes the coupling factor of primary current  $I_{PRIM}$  to magnetic field  $H_{PRIM}$  at sensor given by the geometry of the primary conductor beneath the sensor. According to Fig. 6-3, the loop gain is defined as:

$$A_{LOOP} = S_{SENS} \cdot F_{COMP} \cdot G_1 \cdot G_2 \cdot G_3 \cdot \frac{1}{R_{SENSE}}$$

(With the magnetic sensitivity of the bridge  $S_{\text{SENS}}$  and  $F_{\text{COMP}}$  being the sensor internal field coupling factor of  $I_{\text{COMP}}$ ). Adjustment of system offset, offset thermal drift (TCO) and the gain (or sensitivity), respectively are described below.

## 6.2.2.1 Offset Adjustment

In Figure 6-3 two DA-converters are shown which are employed for trimming of the system offset and the temperature coefficient of this offset independently from each other. The major offset contribution is introduced by the AMR-sensor bridge itself, but also some offset contribution from the input amplifier of the signal conditioning IC exists.



The offset-DAC adds a multiple of a voltage LSB after the fixed gain input stages (G1 and G2) into the signal path, which is generated on-chip appropriately to the requirements of the sensor bridge. The resulting offset current at the output shows some minor parametric dependence on the sensor parameters (proportional to  $1/[S_{SENS} \cdot F_{COMP}]$ ) due to the closed-loop structure described above (Figure 6-3). The corresponding output referred LSB is specified as LSB<sub>OS</sub> (see ch. 6.2, Table 2). With an 8-bit calibration word, the resulting offset range with this LSB<sub>OS</sub> is suited to calibrate for all expected offset contribution of sensor and amplifier path.

The value of the adjust byte D\_OS[7:0] has to be interpreted as follows:

- D\_OS[7]: sign of offset compensation (0 = positive; 1 = negative)
- D\_OS[6:0]: unsigned integer with absolute value of offset compensation.

| D OS <sub>nro</sub> [6:0] | D OS[6:0] | Output offset <sup>1)</sup><br>I <sub>out,os</sub> [µA] |             |  |  |
|---------------------------|-----------|---------------------------------------------------------|-------------|--|--|
| - DEC                     | - HEX     | D_OS[7] = 0                                             | D_OS[7] = 1 |  |  |
| 0                         | 0x00h     | 0                                                       | 0           |  |  |
| 1                         | 0x01h     | +3.5                                                    | -3.5        |  |  |
| 2                         | 0x02h     | +7.0                                                    | -7.0        |  |  |
|                           |           |                                                         |             |  |  |
| 127                       | 0x7Fh     | +445                                                    | -445        |  |  |

1) Typical values at 25 °C with sensitivity trimmed to nominal setting  ${\rm SENS}_{\rm X,PRE}$  (see Table 2).

The table on the left gives an overview of the typical offset current setting as a function of D\_OS[7:0]. The sensor CFS1000 is pre-calibrated to zero-offset by Sensitec's production sequence at component delivery, but it can be re-trimmed later in the application environment. For optimum accuracy it is recommended to perform a final calibration of offset and sensitivity (Chap. 6.2.2.2) together with a run-in sequence in an application environment. A second DAC for compensation of the offset drift in temperature (TCO) is used exclusively during Sensitec's production sequence to trim the overall offset drift to zero. This trimming module cannot be accessed regularly by the external programming interface (Chap. 6.6).

## 6.2.2.2 Current Output and Gain Adjustment

The output driver provides an output current between pins IOUT and FB which is proportional to the input signal. For conversion to voltage output a resistor  $R_{M}$  is connected from pin IOUT to FB.

As described above, as a consequence of the feedback employed, the compensation current  $I_{COMP}$  is a precise image quantity of the primary current  $I_{PRIM}$ , (generating a magnetic field, detected by the AMR sensor bridge). From this compensation current  $I_{COMP}$ , which is still quite large and cannot fit the necessary output range directly, an output current  $I_{OUT}$  is generated with a current copy function with constant "current copy gain" ( $1/F_{cc}$ ) and high linearity, with FCC defined as:

$$F_{CC} = \frac{I_{COMP}}{I_{OUT}}$$
 ("current copy ratio" = inverse of "current copy gain")

To compensate for process variations of the AMR bridge itself and to allow for a precise gain trimming, F<sub>cc</sub> is adjustable with an 8-bit gain control DA-converter.

Figure 6-4 below depicts the simplified schematic of the current copy function. In a first stage (G5) the compensation current  $I_{COMP}$  is sensed by resistor  $R_{SENSE}$  and the drop is amplified and converted to a single-ended output. Then, a voltage-to-current converter (VIC) using op-amp OP1 generates the output signal  $I_{OUT}$ .





The programmable gain control realized as part of this block is distributed onto two 4-bit DACs:

- Most significant nibble GAIN[7:4] controls the gain of the differential amplifier G5 ("coarse gain trimming")
- Least significant nibble GAIN[3:0] controls integrated resistor R<sub>vic</sub> ("fine gain trimming")

Due to this distributed concept for trimming of the gain, the DAC characteristic may be neither totally monotone nor strictly linear, but a maximum adjustment step LSB<sub>sx</sub> is defined which allows for a specified gain calibration precision.

*Note:* For precision applications it is recommended to adjust the gain only after assembly of the sensor device to the application, where the distance and relation to the primary current coil are mechanically fixed.

#### 6.2.2.3 Overcurrent Alarm Output

For detection of an overcurrent violation two comparators are employed, which are observing the output level at pin IOUT. The overcurrent detection level is defined by the voltage level applied at pin SETTH. Both polarities of overcurrent are observed by this function, i.e. the overcurrent alarm output N\_OVC is activated, whenever the absolute value of output current exceeds the limit defined by SETTH, as follows:

$$\mid I_{OUT} \mid = I_{OUT,max} > \frac{V_{REFO}}{R_M} \cdot \left(1 - \frac{V_{SETTH}}{V_{REFO}}\right)$$

Note:  $R_{M}$  denotes the feedback resistor connected between pins IOUT and FB

The detection level  $V_{\text{SETTH}}$  is most efficiently defined by a resistive divider to pin REFO (see Fig. 1-1). A pull-up resistor  $R_{\text{SETTH}(PU)}$  between SETTH and REFO is integrated to cover cases where pin SETTH is high impedance erroneously ("open"). This would set the overcurrent threshold to zero, i.e. overcurrent alarm practically always on, and will avoid spontaneous alarm events generated at N\_OVC due to a floating detection threshold. In the timing diagram below the behavior of the overcurrent alarm and definition of the detection thresholds is shown.





An additional debouncing delay which can be configured by connection of a capacitor to pin CDEL is implemented in the design of the overcurrent alarm. The delay can be calculated by the following approximation formula:

 $\begin{array}{lcl} t_{OVC(D)} &=& t_{OVC(D,0)} + C_{DEL} \cdot \Delta t_{OVC(D)} & \mbox{with} & C_{DEL} = 50 \, \mbox{pF} \\ t_{OVC(D)} &\approx& 0.5 \, \mu \mbox{s} + 1.0 \, \mu \mbox{s} = 1.5 \, \mu \mbox{s} \end{array}$ 

Where  $t_{OVC(D,0)}$  is the intrinsic delay and  $\Delta t_{OVC(D)}$  the specific increase with a capacitor  $C_{DEL}$  connected (see Table 2). By this debouncing delay, alarm output events shorter than the delay time will be suppressed (not propagated to the alarm output N\_OVC). A maximum delay  $t_{OVC(D,F)}$  (integrated time-out) ensures an overcurrent event will be propagated to N\_OVC also in cases where CDEL is connected to GND erroneously.

Finally, an over-temperature event is logically combined (OR) to the alarm output N\_OVC (see Chap. 6.1.2.3). An over-temperature event can be distinguished from overcurrent, by the output IOUT at zero and N\_OVC pulled low.

The overcurrent alarm output is constructed as an open-drain driver as depicted in Figure 6-6. Although a pull-up resistor  $R_{ovc(PU)}$  with quite high impedance is already integrated, it is recommended to use an external pull-up to the supply of the logic input connected (typically a few  $k\Omega$ ) to ensure a fast reaction of the alarm output.



## 6.3 Typical Characteristics

The transfer function of the device is shown in Figure 6-7. For time limits for the 2 time nominal resp. 3 time nominal primary current  $I_{PN}$  refer to chapter 5.



Figure 6-8 shows the typical measured linearity error of a  $\pm 100$  A application in % of the primary current. The red lines indicate the linearity sensitivity error specification limits from the section 6.2.1 Electrical Parameters.



# 6.4 Accuracy

The error bands for offset and sensitivity error are shown in Figure 6-9 and Figure 6-10. The deviations are referred to the values at 25 °C.





1) Impact from thermal properties of application, e.g. PCB materials not included.







1) Impact from thermal properties of application, e.g. PCB materials not included.

2) Based on a weighted superposition of contributions from gain, offset, linearity and temperature dependence.

#### 6.5 E<sup>2</sup>PROM

#### 6.5.1 Electrical Parameters

 $V_{SUP} = 4.75 \text{ V} \dots 5.25 \text{ V}, T_{AMB} = -40 \text{ °C} \dots +125 \text{ °C}, \text{ unless otherwise noted}.$ Typical values are at  $V_{SUP} = 5.0 \text{ V}$  and  $T_{AMB} = 25 \text{ °C}$ . Positive currents are flowing into the device pins.

Table 3: E<sup>2</sup>PROM data retention parameters

| No. | Parameter         | Description                      | Min. | Тур. | Max. | Unit | Condition                                             |
|-----|-------------------|----------------------------------|------|------|------|------|-------------------------------------------------------|
| 1   | N <sub>PROG</sub> | Number programming cycles        | 1000 |      |      | 1    | $T_J \leq 125 \ ^{\circ}C^{-1)}$                      |
| 2   | t <sub>DR1</sub>  |                                  | 20   |      |      | yr   | $T_{J} \le 85 \ ^{\circ}C$                            |
| 3   | t <sub>DR2</sub>  |                                  | 3    |      |      | yr   | $85 \text{ °C} \leq \text{T}_{J} \leq 105 \text{ °C}$ |
| 4   | t <sub>DR3</sub>  | Data retention <sup>(), 2)</sup> | 1    |      |      | yr   | $105 \text{ °C} \le \text{T}_{J} \le 125 \text{ °C}$  |
| 5   | t <sub>DR4</sub>  |                                  | 500  |      |      | h    | 125 °C $\leq$ T <sub>J</sub> $\leq$ 150 °C            |

<sup>1)</sup> Defined by design. Not subject to production test. E<sup>2</sup>PROM is qualified according to AEC-Q100, grade 0

Pigures specified are guaranteed data retention times at the given temperature and must not be cumulated. For a specific temperature profile in operating life time (OLT), the specific exposure times for cumulation can be calculated on demand by Sensitec GmbH.

#### 6.5.2 Description

The IC contains an E<sup>2</sup>PROM memory for application specific calibration data (GAIN & OFFSET) and further adjustment data (TC-Offset and IC-specific adjustments). Only the lower 4 bytes (address 0x00h ... 0x03h) of this NVM are generally accessible via the ASIF (see section 6.6), while the addresses above 0x03h are read-only and cannot be modified after Sensitec GmbH production test sequence.

After power-on, the E<sup>2</sup>PROM bytes for the adjustment information bits are read out and copied into the corresponding registers. Table 4 summarizes the memory mapping of the E<sup>2</sup>PROM (general accessible section).

#### Table 4: E<sup>2</sup>PROM register allocation

| -               |                  |        |                                                    |  |  |
|-----------------|------------------|--------|----------------------------------------------------|--|--|
| EEPRROM address | Register<br>name | Access | Description                                        |  |  |
| 0x00h           | FREE0            | R/W    | unused register<br>(free use for application data) |  |  |
| 0x01h           | FREE1            | R/W    | unused register<br>(free use for application data) |  |  |
| 0x02h           | OFFSET           | R/W    | Offset adjustment<br>(8 bit), internal name: D_0S  |  |  |
| 0x03h           | GAIN             | R/W    | Sensitivity adjustment<br>(8 bit)                  |  |  |



## 6.6 Programming Interface and Digital Controls

## 6.6.1 Electrical Parameters

 $V_{_{SUP}} = 4.75 \text{ V} \dots 5.25 \text{ V}, T_{_{AMB}} = -40 \text{ °C} \dots +125 \text{ °C}, \text{ unless otherwise noted}.$ Typical values are at  $V_{_{SUP}} = 5.0 \text{ V}$  and  $T_{_{AMB}} = 25 \text{ °C}.$  Positive currents are flowing into the device pins.

Table 5: Programming interface electrical parameters.

| No. | Parameter               | Description                                                                                          | Min.         | Тур.         | Max.             | Unit                        | Condition                                                                                         |
|-----|-------------------------|------------------------------------------------------------------------------------------------------|--------------|--------------|------------------|-----------------------------|---------------------------------------------------------------------------------------------------|
| 1   | R <sub>FB(PU)</sub>     | ASIF pull-up resistor at FB                                                                          | 1.8          | 3.3          | 5.3              | kΩ                          | ASIFEN = 1                                                                                        |
| 2   | V <sub>FB(IN,HI)</sub>  | ASIF input Hi level at FB                                                                            | 4.0          |              | V <sub>SUP</sub> | V                           | ASIFEN = 1                                                                                        |
| 3   | V <sub>FB(IN,LO)</sub>  | ASIF input Lo level at FB                                                                            | 0.0          |              | 0.8              | V                           | ASIFEN = 1                                                                                        |
| 4   | V <sub>FB(OUT,LO)</sub> | ASIF output Lo level at FB                                                                           | 0.0          |              | 0.5              | V                           | I <sub>FB</sub> = 1 mA, ASIFEN = 1                                                                |
| 5   | R <sub>rsv(PD)</sub>    | Pull-down resistor at pins<br>rsv1, rsv3                                                             | 14           | 20           | 26               | kΩ                          |                                                                                                   |
| 6   | V <sub>rsv(HI)</sub>    | Digital input Hi level at pins<br>rsv1, rsv3                                                         | 4.1          |              | V <sub>SUP</sub> | V                           |                                                                                                   |
| 7   | V <sub>rsv(LO)</sub>    | Digital input Lo level at pins rsv1, rsv3                                                            |              |              | 0.8              | V                           |                                                                                                   |
| 8   | t <sub>IF_DLY</sub>     | Delay between enabling<br>ASIF (ASIFEN = 1) via rsv1 /<br>rsv3 and start of 1 <sup>st</sup> protocol | 110          |              |                  | μs                          | Rising edge rsv1 / rsv3<br>to 1 <sup>st</sup> falling edge at FB<br>See Figure 6-15 <sup>1)</sup> |
| 9   | $C_{FB(LD)}$            | Load capacitance during<br>ASIF-operation (interface)                                                |              |              | 150              | pF                          | 1)                                                                                                |
| 10  | t <sub>BIT_RX</sub>     | Valid ASIF bit length for receiving at pin FB                                                        | 85           | 100          | 115              | μs                          | see Figure 6-16                                                                                   |
| 11  | t <sub>HBIT_RX</sub>    | Valid ASIF half bit length for receiving                                                             | 0.45         | 0.50         | 0.55             | t <sub>BIT_RX</sub>         | see Figure 6-16                                                                                   |
| 12  | t <sub>RX</sub>         | Length of valid receiving protocol                                                                   | -<br>(0.94)  | 11<br>(1.10) | -<br>(1.26)      | t <sub>віт_RX</sub><br>(ms) | see Figure 6-18                                                                                   |
| 13  | t <sub>BIT_TX</sub>     | ASIF bit length for transmitting at pin FB                                                           | 90           | 100          | 110              | μs                          | see Figure 6-16                                                                                   |
| 14  | t <sub>HBIT_TX</sub>    | ASIF half bit length for transmitting                                                                | 0.47<br>(42) | 0.50<br>(50) | 0.53<br>(59)     | t <sub>вıτ_⊤x</sub><br>(μs) | see Figure 6-16                                                                                   |
| 15  | t <sub>TX</sub>         | Length of transmission protocol                                                                      | -<br>(0.98)  | 11<br>(1.10) | -<br>(1.22)      | t <sub>вıт_⊤x</sub><br>(ms) | see Figure 6-18                                                                                   |
| 16  | t <sub>FB_rise</sub>    | Digital input rise time at pin FB for RX and TX                                                      |              |              | 2                | μs                          | from 20% to 80% <sup>1)</sup>                                                                     |
| 17  | t <sub>FB_fall</sub>    | Digital input fall time at pin FB for RX and TX                                                      |              |              | 2                | μs                          | from 80% to 20% <sup>1)</sup>                                                                     |
| 18  | t <sub>RX_DLY</sub>     | Valid delay between reception of two protocols                                                       | 3<br>(330)   |              |                  | t <sub>ΒΙΤ_ΤΧ</sub><br>(μs) | see Figure 6-18                                                                                   |
| 19  | t <sub>TX_DLY</sub>     | Delay between command protocol and response                                                          | 2<br>(180)   |              | 3<br>(330)       | t <sub>ΒΙΤ_ΤΧ</sub><br>(μs) | see Figure 6-18                                                                                   |
| 20  | t <sub>PRG_DLY</sub>    | Delay between data protocol<br>and confirmation protocol after<br>programming                        | 16           |              | 21               | ms                          | see Figure 6-18                                                                                   |

1) Defined by design. Not subject to production test.



### 6.6.2 Description

A digital state machine controls the complete IC and provides the following functions:

- ASIF (asynchronous serial interface) as data interface for calibration in the application and data read-back
- E<sup>2</sup>PROM control (NVM for storage of calibration data)
- Read-out of calibration data from E<sup>2</sup>PROM to the corresponding registers after power-on
- Control of the test interface and test modes (Sensitec GmbH dedicated production test; restricted access)

This chapter concentrates on the description of the ASIF and its use as the most important feature for the application of the CFS1000. Because this interface uses the pin FB as digital I/O it is not possible to run the normal sensor application simultaneously in the programming mode via ASIF. This implies, the calibration measurements required to determine the calibration data (GAIN, OFFSET) need to be done in a sequence with the data I/O via ASIF.

#### 6.6.2.1 Calibration Adjustment

For the specified precision of the AMR current sensor in its application environment, the IC CFS1000 needs adjustment. Therefore, the respective adjustment data are stored during the calibration process in an integrated E<sup>2</sup>PROM (non-volatile memory = NVM).

The adjustment can only partially be done before packaging or assembly of the device into its application environment. Especially the GAIN-adjustment determining the precise sensitivity of the CFS1000 is recommended to be executed after soldering the device in order to ensure precise mechanical fixing with respect to the primary current conductor. Optionally, also the final trimming of the OFFSET can be done in this phase, while other calibration data (e.g. thermal coefficient of the offset) are completely performed during the sensor production test sequence at Sensitec GmbH.

For E<sup>2</sup>PROM programming an asynchronous serial interface (ASIF) is implemented, which uses the pin FB as a bidirectional digital-I/O. To enter the interface mode (ASIFEN = 1: "interface enabled") just after power-on during a certain time interval an ASIF-command has to be sent to FB. This interval with ASIFEN=1 opens after  $t_{INIT}$  for the login time  $t_{ASIFEN}$  (see Figure 6-2, Table 1) and the login command (0xD5, see Table 6) has to be transmitted completely in this interval. In the time directly after power-on the pin FB does not operate as an analog I/O as described above (section 6.2.2.2), but as a digital I/O with an integrated pull-up  $R_{FB(PU)}$ . If the IC is transmitting, an open-drain low-side driver is employed to drive the logic Low level (Figure 6-12). A similar structure is recommended to drive data the ASIF (receivemode RX).



Because of the low-impedance connection between FB and IOUT in the application circuit (normal sensor operation), also the output driver at IOUT is switched to high impedance during "ASIF active" (ASIFEN = 1) to allow for safe data transmission into FB (RX-mode).



In Figure 6-13 below an exemplary application circuit is depicted which can be employed to adjust the CFS1000 via ASIF. Because this interface uses the pin FB, it is not possible to operate simultaneously the normal sensor application mode during ASIF-programming mode and vice versa. Because log-in to ASIF mode is possible only after power-on a quite fast reset, which is operated synchronously to the external programming logic is needed.



If also access to the test interface pins rsv1, rsv3 is available, the alternative programming circuit example depicted in Figure 6-14 should be be used. Rather than using a power-on reset via supply pin SUP, to enable the ASIF the pins rsv1 and rsv3 need to be pulled to logic high level simultaneously.

On the other hand, the pull-up of pins rsv1 and rsv3 has to be avoided imperatively during normal operation, because it would immediately affect the regular analog circuit function at pins IOUT / FB.





In Figure 6-15 below the log-in timing to enter ASIF-mode is depicted when access to pins rsv1 and rsv3 is possible. No restricted time interval after power-on needs to be observed here, but only a minimum wait time  $t_{IF_{DLY}}$  before data transmission may start is to be ensured. The ASIF remains active as long as pins rsv1 and rsv3 are kept at logic high level.

During data communication via ASIF the load capacity C<sub>FB(LD)</sub> at pin FB must be limited to meet the specified timing (see Table 5).



## 6.6.2.2 ASIF Protocol and Encoding

This sub-chapter describes the bit coding and the protocol construction of the ASIF. Manchester coding is used for data transmission as shown in Figure 6-16. The necessary timing parameters for receive (RX) and transmit (TX) are specified as  $t_{BIT_{RX/TX}}$ ,  $t_{HBIT_{RX/TX}}$ ,  $t_{FB_{rise}}$  and  $t_{$ 



The transmission protocol consists of 11 bits in total: 2 start-bits followed by 8 data bits or command bits, and 1 parity bit which indicates the end of a protocol. The command or data byte within the protocol starts with MSB first. An example for read out of an ID-byte is shown in the picture below (Figure 6-17). In case of a parity failure (i.e. no odd parity detected within all 11 bits), or a start-bit-error, or any other error be detected, within a protocol frame, the protocol will be ignored.





## 6.6.2.3 ASIF Commands

The ASIF-commands consist of a sequence of 2 or 3 interface protocols as described in the last section. Two general types of ASIF-commands are depicted in Figure 6-18 below.

Each ASIF-command starts with a command byte send from an external logic to the CFS1000. In the first command format shown in Figure 6-18 the IC response contains the requested data, or a confirmation data byte, if no data requested.

The second command format is used for E<sup>2</sup>PROM programming. Here, the command includes the E<sup>2</sup>PROM address and is followed by the data byte to be programmed to the E<sup>2</sup>PROM of the CFS1000. After an interval t<sub>PRG\_DLY</sub> required for E<sup>2</sup>PROM-programming, the IC transmits the data byte read back from the corresponding E<sup>2</sup>PROM address to the programming module externally connected at the ASIF interface.



The specified time delays  $t_{TX}$ ,  $t_{RX}$ ,  $t_{PRG_DLY}$ ,  $t_{TX_DLY}$  and  $t_{RX_DLY}$  (see Table 5) have to be considered for proper communication in order to avoid the pin FB is driven simultaneously from the external and the integrated transmitter. Hard driver conflicts are avoided by defining this interface as Low dominant / High recessive, i.e. open-drain drivers with pull-up resistor.

The table below summarizes the ASIF-commands which are implemented in the IC of the CFS1000.

Table 6: ASIF-commands overview.

| Code      | ASIF-instruction                                         | Next I/O-operation                                                 | 3rd I/O-operation                                                |
|-----------|----------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|
| 0x4Y      | Read E <sup>2</sup> PROM address <y> <sup>1)</sup></y>   | TX read out data byte                                              | None                                                             |
| 0x51      | Write unused E <sup>2</sup> PROM byte                    | RX data byte to program                                            | TX read back data byte                                           |
| 0x52      | Write OFFSET                                             | RX data byte to program                                            | TX read back data byte                                           |
| 0x53      | Write GAIN                                               | RX data byte to program                                            | TX read back data byte                                           |
| 0x60      | Update all adjustment registers from E <sup>2</sup> PROM | TX confirmation data byte <b>0x00</b>                              | None                                                             |
| 0x61      | Exit programming mode to application mode                | TX confirmation data byte <b>0x01</b>                              | None                                                             |
| 0xD5      | Log-in to programming mode                               | TX confirmation data byte <b>0x05</b>                              | None (programming mode is entered,<br>FB at "High" with pull-up) |
| All other | (undefined command)                                      | TX confirmation data byte <b>0xE1</b> or <b>0xE2</b> <sup>2)</sup> | None                                                             |

1) Wildcard "Y" stands for any address 0x00 ... 00xF of the E<sup>2</sup>PROM memory map (see Table 4).

2) Depending on the code of the "undefined command", two different error codes are sent

*Note:* TX = transmit from IC to external modules; RX = IC receives protocol data.



# 7 Package Information

The CFS1000 is available in a Pb free, RoHs compliant, SO16w plastic package according to JEDEC MS-013-F, variant AA.

The package is classified to Moisture Sensitivity Level 3 (MSL 3) according to JEDEC J-STD-020 with a soldering peak temperature of (260 + 5) °C.

Note: Thermal resistance junction to ambient R<sub>TH.JA</sub> is 80 K/W, based on standard JESD-51-7.



Notes:

- 1. Package outline and dimensions are according JEDEC MS-013-F, variant AA.
- 2. Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions and gate burrs shall not exceed 0.15 mm per end.
- 3. Dimensions does not include interlead flash or protrusion. Interlead flash or protrusions shall not exceed 0.25 mm per side.
- 4. The package top may be smaller than the package bottom. Both dimensions are determined at the outermost extremes of the plastic body, exclusive of mold flash, tie bar burrs, gate burrs and interlead flash, but including any mismatch between the top and bottom of the plastic body.
- 5. Leadframe is Tin plated. No visible evidence of bare Cu, caused by clamping or bending during lead froming. Plating thickness is 0.3 to 1 mils (7.62 to 25.4 microns).
- 6. Assuming a sensor thickness of 0.26 mm, the distance of the sensor to ground can vary between 0.94 mm 1.27 mm worst case.
- 7. Position of sensitive area in x is indicated by connecting line between pins 7 and 10; position in y is centered around the middle axis of the package, vertical position of sensitive area is typically 1.1 mm above seating plane of the package.
- 8. All Dimensions in mm.





Notes:

- 1. The tape on reel is compliant to DIN/IEC-60286-3:2014-02, type 2a.
- 2. Nominal reel diameter: 330 mm.
- 3. One reel contains max. 1500 parts.
- 4. All dimensions in mm.



# **General Information**

# **Product Status**

| Article       | Status                                                                                                                                                      |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFS1000AAA-AE | The product is in series production.                                                                                                                        |
| Note          | The status of the product may have changed since this data sheet was published.<br>The latest information is available on the internet at www.sensitec.com. |



# **General Information**

## Disclaimer

Sensitec GmbH reserves the right to make changes, without notice, in the products, including software, described or contained herein in order to improve design and/or performance. Information in this document is believed to be accurate and reliable. However, Sensitec GmbH does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Sensitec GmbH takes no responsibility for the content in this document if provided by an information source outside of Sensitec products.

In no event shall Sensitec GmbH be liable for any indirect, incidental, punitive, special or consequential damages (including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) irrespective the legal base the claims are based on, including but not limited to tort (including negligence), warranty, breach of contract, equity or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Sensitec product aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the General Terms and Conditions of Sale of Sensitec GmbH. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Application Information**

Applications that are described herein for any of these products are for illustrative purposes only. Sensitec GmbH makes no representation or warranty – whether expressed or implied – that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Sensitec products, and Sensitec GmbH accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Sensitec product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Sensitec GmbH does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Sensitec products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s).

Sensitec does not accept any liability in this respect.

#### **Life Critical Applications**

These products are not qualified for use in life support appliances, aeronautical applications or devices or systems where malfunction of these products can reasonably be expected to result in personal injury.

#### Copyright © 2020 by Sensitec GmbH, Germany

All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written agreement of the copyright owner. The information in this document is subject to change without notice. Please observe that typical values cannot be guaranteed. Sensitec GmbH does not assume any liability for any consequence of its use.

Unless otherwise agreed upon in an individual agreement Sensitec products sold are subject to the General Terms and Conditions of Sales as published at www.sensitec.com.

Sensitec GmbH

Schanzenfeldstr. 2 · 35578 Wetzlar · Germany Phone +49 6441 5291-0 · Fax +49 6441 5291-117 www.sensitec.com · sensitec@sensitec.com